タイトル | Highly parallel computer architecture for robotic computation |
本文(外部サイト) | http://hdl.handle.net/2060/19910023491 |
著者(英) | Bejczy, Anta K.; Fijany, Amir |
著者所属(英) | NASA Pasadena Office|Jet Propulsion Lab., California Inst. of Tech. |
発行日 | 1991-06-10 |
言語 | eng |
内容記述 | In a computer having a large number of single instruction multiple data (SIMD) processors, each of the SIMD processors has two sets of three individual processor elements controlled by a master control unit and interconnected among a plurality of register file units where data is stored. The register files input and output data in synchronism with a minor cycle clock under control of two slave control units controlling the register file units connected to respective ones of the two sets of processor elements. Depending upon which ones of the register file units are enabled to store or transmit data during a particular minor clock cycle, the processor elements within an SIMD processor are connected in rings or in pipeline arrays, and may exchange data with the internal bus or with neighboring SIMD processors through interface units controlled by respective ones of the two slave control units. |
NASA分類 | COMPUTER OPERATIONS AND HARDWARE |
レポートNO | 91N32805 NAS 1.71:NPO-17632-1-CU |
権利 | No Copyright |